DSpace
 

DSpace at IIT Bombay >
IITB Publications >
Article >

Please use this identifier to cite or link to this item: http://dspace.library.iitb.ac.in/jspui/handle/10054/5846

Title: Development of an abstract model for a non-volatile static random access memory
Authors: THARAKAN, KTO
CHANDORKAR, AN
RAO, SSSP
Issue Date: 2004
Publisher: DEFENCE SCIENTIFIC INFORMATION DOCUMENTATION CENTRE
Citation: DEFENCE SCIENCE JOURNAL, 54(2), 183-188
Abstract: The capability to protect against power fluctuations, which eventually prevents the corruption of the memory contents makes non-volatile static random access memory a very good choice for use in highly reliability applications. These random access memories are protected against data writing in addition to preserving the desired contents. Energy source and control circuitries are embedded into it for achieving the same. The control circuitry constantly monitors supply voltage level, inhibits data corruption, and switches on the energy Source once it falls beyond a threshold level. In this paper, development of an abstract model for such a non-volatile static random access memory chip has been presented. Test sequences based on this model have been generated for this memory chip. These test sequences have been implemented in VLSI tester and exercised on the chips.
URI: http://dspace.library.iitb.ac.in/xmlui/handle/10054/5846
http://hdl.handle.net/10054/5846
ISSN: 0011-748X
Appears in Collections:Article

Files in This Item:

There are no files associated with this item.

View Statistics

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

 

Valid XHTML 1.0! DSpace Software Copyright © 2002-2010  Duraspace - Feedback