DSpace
 

DSpace at IIT Bombay >

Browsing by Author DESAI, MP

Jump to: 0-9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
or enter first few letters:   
Sort by: In order: Results/Page Authors/Record:
Showing results 8 to 27 of 35
< previous   next >
Issue DateTitleAuthor(s)
2001Effect of fringing capacitances in sub 100 nm MOSFETs with high-K gate dielectricsMOHAPATRA, NR; DUTTA, A; DESAI, MP; RAMGOPAL RAO, V
2002The effect of high-K gate dielectrics on deep submicrometer CMOS device and circuit performanceDESAI, MP; MOHAPATRA, NR; NARENDRA, SG; RAMGOPAL RAO, V
2004The effect of LAC doping on deep submicrometer transistor capacitances and its influence on device RF performanceDESAI, MP; NARASIMHULU, K; NARENDRA, SG; RAMGOPAL RAO, V
2002Effect of technology scaling on MOS transistor performance with high-K gate dielectricsMOHAPATRA, NR; DESAI, MP; NARENDRA, SG; RAO, VR
2005Fast DC analysis and its application to combinatorial optimization problemsTRIVEDI, G; DESAI, MP; NARAYANAN, H
2006Fast DC analysis and its application to combinatorial optimization problemsTRIVEDI, GAURAV; DESAI, MP; NARAYANAN, H
1997Finite-time behavior of slowly cooled annealing chainsDESAI, MP; RAO, VB
2002Impact of technology scaling on metastability performance of CMOS synchronizing latchesBAGHINI, MS; DESAI, MP
2000Inductance characterization of small interconnects using test-signal methodSHAH, JT; DESAI, MP; SANYAL, S
2003Interconnect delay minimization using a novel pre-mid-post buffer strategyPRASAD, V; DESAI, MP
2009Learning based address mapping for improving the performance of memory subsystemsKUMAR, P; DESAI, MP
2003Modeling of parasitic capacitances in deep submicrometer conventional and high-K dielectric MOS transistorsMOHAPATRA, NR; DESAI, MP; NARENDRA, SG; RAO, VR
2004A novel technique towards eliminating the global clock in VLSI circuitsHAZARI, G; DESAI, MP; GUPTA, A; CHAKRABORTY, SUPRATIK
2004On buffering schemes for long multi-layer netsPRASAD, V; DESAI, MP
2001An on-chip coupling capacitance measurement techniqueNAIR, PA; GUPTA, A; DESAI, MP
2005On range matrices and wireless networks in d dimensionsDESAI, MP; MANJUNATH, D
2002On the connectivity in finite ad hoc networksDESAI, MP; MANJUNATH, D
2007On the impact of address space assignment on performance in systems-on-chipHAZARI, G; DESAI, MP; KASTURE, H
2000Orthogonal partitioning and gated clock architecture for low power realization of FSMsSHELAR, RUPESH S; NARAYANAN, H; DESAI, MP
2007Parallelization of DC analysis through multiport decompositionTRIVEDI, GAURAV; DESAI, MP; NARAYANAN, H
Showing results 8 to 27 of 35
< previous   next >

 

Valid XHTML 1.0! DSpace Software Copyright © 2002-2010  Duraspace - Feedback